×

You are using an outdated browser Internet Explorer. It does not support some functions of the site.

Recommend that you install one of the following browsers: Firefox, Opera or Chrome.

Contacts:

+7 961 270-60-01
ivdon3@bk.ru

  • Investigation of partial backup options in the design of fault-tolerant logic blocks in FPGAs

    In this article, we propose methods for designing fault-tolerant structures for Field Programmable Gate Arrays (FPGAs) by forming an internal structure of macro cells (LUTs), with the possibility of correcting single reversible faults in the circuit’s gates. To improve fault tolerance, the failure tolerance of a typical macro cell was assessed, the most vulnerable areas were identified and the most vulnerable parts of the macrocell were protected by means of triple modular redundancy methods. Depending on the expansion of the protected area, various versions of the built-in redundancy were obtained, and various options for minimizing the built-in redundancy were proposed. Experimental work was carried out to form fault-tolerant ISCAS'85 combinational circuit designs in the basis of fault-tolerant FPGAs.

    Keywords: combinational circuit, FPGA, field-programmable gate array, LUT, logic synthesis, increase fault tolerant, computer-aided design (CAD), fault injection, single event transient

  • Research and development of methods for creating model for combinational circuit implementation in FPGA basis

    The paper presents a method for creating model for combinational circuit implementation in FPGA basis, through its original description. This model represents the equivalent circuit of the FPGA logic elements. The scheme can be used for the calculation of various parameters such as speed, area, power consumption etc. The paper proposes to use this model to assess reliability in relation to the single fault in combinational circuit’s parts or the configuration registers. Furthermore, the resulting equivalent circuit can be modified and re-synthesized in the CAD environment to achieve high levels of resistance to a single event upset. Direct estimation of the masking properties of the logic circuit through its original description is impossible because of substantial change in the structure due to the synthesis process. Evaluation of fault tolerance after place and route is not available due to lack of the necessary tools in modern CAD (Altera Quartus II, Xilinx ISE, Synopsys Synplify). To evaluate the reliability of the project one must create custom FPGA netlist analysis tool and tools for modeling combinational circuits.

    Keywords: reliability evaluation, re-synthesis, combinational circuits, FPGA, fault injection.